Hochberger, Christian; Koch, Andreas; Weinhardt, Markus (Ed.)

Third International Workshop on FPGAs for Software Programmers (FSP 2016)

August 29, 2016, Lausanne, Switzerland co-located with International Conference on Field Programmable Logic and Applications (FPL)

2016, 65 pages, 140 x 124 mm, Slimlinebox, CD-Rom
ISBN 978-3-8007-4266-0
Personal VDE Members are entitled to a 10% discount on this title

Content Foreword

The aim of this workshop is to make FPGA and reconfigurable technology accessible to software programmers. Despite their frequently proven power and performance benefits, designing for FPGAs is mostly an engineering discipline carried out by highly trained specialists. With recent progress in high-level synthesis, a first important step towards bringing FPGA technology to potentially millions of software developers was taken.
The FSP Workshop aims at bringing researchers and experts from both academia and industry together to discuss and exchange the latest research advances and future trends. This includes high-level compilation and languages, design automation tools that raise the abstraction level when designing for (heterogeneous) FPGAs and reconfigurable systems and standardized target platforms. This will in particular put focus on the requirements of software developers and application engineers. In addition, a distinctive feature of the workshop will be its cross section through all design levels, ranging from programming down to custom hardware. Thus, the workshop is targeting all those who are interested in understanding the big picture and the potential of domain-specific computing and software-driven FPGA development. In addition, the FSP Workshop shall facilitate collaboration of the different domains.
Topics of the FSP Workshop include, but are not limited to:
• High-level synthesis (HLS) and domain-specific languages (DSLs) for FPGAs and heterogeneous systems
• Mapping approaches and tools for heterogeneous FPGAs
• Support of hard IP blocks such as embedded processors and memory interfaces
• Development environments for software engineers (automated tool flows, design frameworks and tools, tool interaction)
• FPGA virtualization (design for portability, resource sharing, hardware abstraction)
• Design automation technologies for multi-FPGA and heterogeneous systems
• Methods for leveraging (partial) dynamic reconfiguration to increase performance, flexibility, reliability, or programmability
• Operating system services for FPGA resource management, reliability, security
• Target hardware design platforms (infrastructure, drivers, portable systems)
• Overlays (CGRAs, vector processors, ASIP- and GPU-like intermediate fabrics)
• Applications (e.g., embedded computing, signal processing, bio informatics, big data, database acceleration) using C/C++/SystemC-based HLS, OpenCL, OpenSPL, etc.
• Directions for collaborations (research proposals, networking, Horizon 2020)
Christian Hochberger, Andreas Koch, Markus Weinhardt (Eds.)


Automated Generation of Reconfigurable Systems-on-Chip by Interactive Code Transformations for High-Level Synthesis

Brugnoni, Silvano; Corbat, Thomas; Sommerlad, Peter; Suter, Toni; Korinth, Jens; Chevallerie, David de la; Koch, Andreas


A Compute Model for Generating High Performance Computing SoCs on Hybrid Systems with FPGAs

Friedrich, Felix; Morozov, Oleksii; Hunziker, Patrick



Transparent Live Code Offloading on FPGA

Rigamonti, Roberto; Delporte, Baptiste; Convers, Anthony; Dassatti, Alberto



Automated Inference of SoC Configuration through Firmware Source Code Analysis

Heid, Kris; Wirsch, Ramon; Hochberger, Christian


Building hardware from C# models

Skovhede, Kenneth; Vinter, Brian