An FPGA-based Design of a Packetized Fronthaul Testbed with IEEE 1588 Clock Synchronization

Conference: European Wireless 2017 - 23th European Wireless Conference
05/17/2017 - 05/19/2017 at Dresden, Germany

Proceedings: European Wireless 2017

Pages: 6Language: englishTyp: PDF

Personal VDE Members are entitled to a 10% discount on this title

Authors:
Freire, Igor; Klautau, Aldebaro (LASSE - 5G & IoT Research Group, Federal University of Pará, Brazil)
Lu, Chenguang; Berg, Miguel (Ericsson Research, Kista, Sweden)

Abstract:
This paper presents an architecture and an implementation of a field-programmable gate array (FPGA)-based Ethernet fronthaul testbed. The system exploits the IEEE 1588 precision time protocol for clock synchronization and is capable of transporting radio data from one baseband unit to two or more radio units, while allowing the evaluation of clock synchronization impacts on the actual radio-frequency signals. This work, then, focuses on its hardware setup and the adopted FPGA design. It emphasizes how the clocks recovered at the radio equipments are used both within their digital and analog domains, particularly for synchronization of the carrier frequency, sampling frequency and for steady occupancy levels at ingress elastic buffers. Some preliminary measurement results on synchronization performance are presented and show that the developed testbed is capable of achieving sufficiently high clock accuracy for packetized fronthaul investigations.