Threshold Voltage Instability in SiC Power MOSFETs

Conference: PCIM Europe 2019 - International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management
05/07/2019 - 05/09/2019 at Nürnberg, Deutschland

Proceedings: PCIM Europe 2019

Pages: 4Language: englishTyp: PDF

Personal VDE Members are entitled to a 10% discount on this title

Authors:
Consentino, Giuseppe; Guevara, Esteban; Crupi, Felice (Università della Calabria, Italy)
Sanchez, Luis (Università della Calabria, Italy & USFQ, Ecuador)
Reggiani, Susanna (Università di Bologna, Italy)
Meneghesso, Gaudenzio (Università di Padova, Italy)

Abstract:
Charge trapping and de-trapping phenomena in SiC power MOSFETs were investigated by performing two different types of electrical characterization: hysteresis and positive bias temperature instability (PBTI) measurements. A positive stress voltage to the gate results in positive threshold voltage shift (DeltaVT), which can be fully recovered by applying a small negative voltage. This fully recoverable DeltaVT behavior is ascribed to the trapping and de-trapping of electrons from the SiC layer into the pre-existing interface or oxide traps and vice versa. The apparent anomalous decrease of the trapped charge with temperature is ascribed to the faster de-trapping which occurs at higher temperature during the measurement delay between the stress and the sense phase. The trapping rate exhibits a universal decreasing behavior as a function of the trapped charges, independently of stress voltage and stress temperature.