Power Loop Parasitics Impact on Paralleled Silicon CarbideMOSFETs

Conference: PCIM Europe 2023 - International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management
05/09/2023 - 05/11/2023 at Nürnberg, Germany

doi:10.30420/566091289

Proceedings: PCIM Europe 2023

Pages: 7Language: englishTyp: PDF

Authors:
Alfonzetti, Emanuela; Pulvirenti, Mario (STMicroelectronics, Italy)
Rizzo, Santi Agatino; Salerno, Nunzio (University of Catania, Italy)

Abstract:
This paper investigates the dynamic characterization of parallel connected SiC MOSFETs performed considering half-bridge converter structure. An innovative aspect of the work on this topic is the investigation of the effects of the power loop parasitic elements. In particular, it is highlighted that mismatch issues arise because of the DC-link contribution even when the layout of the converter is symmetric and the paralleled devices have similar static characteristics. Simulations and experiments have pointed out that the mismatch issue is caused by the internal parasitic elements between the DC-Link terminals.