Towards Synthetic Benchmarks Generator for CAD Tool Evaluation

Konferenz: PRIME 2012 - 8th Conference on Ph.D. Research in Microelectronics & Electronics
12.06.2012-15.06.2012 in Aachen, Germany

Tagungsband: PRIME 2012

Seiten: 4Sprache: EnglischTyp: PDF

Persönliche VDE-Mitglieder erhalten auf diesen Artikel 10% Rabatt

Autoren:
Turki, Mariem; Mehrez, Habib (LIP6, Paris)
Marrakchi, Zied (FlexRAS Technologies, Paris, France)
Abid, Mohamed (CESlab, Sfax, Tunisia)

Inhalt:
In the process of designing prototyping CAD tools for system on chip, industrial need usually huge benchmark designs to test and evaluate their tools. However, observing the limits of existing and available bench- marks, it is necessary to develop and provide large suites of synthetic benchmarks with more specific characteristics. In this paper, we present a benchmark generator providing various sets of architectures. The generation includes also the creation of the executable code of the application which will be executed in the hardware architecture. In the experimental results, we show that our generator is able to generate various sets of synthetic benchmarks with several millions of gates. Those sets includes hierarchical, heterogeneous and asynchronous circuits.