Implementation of a Quad-Phase Lowpass Δ-Σ Modulator in a 65 nm CMOS Technology

Konferenz: GeMiC 2014 - German Microwave Conference
10.03.2014 - 12.03.2014 in Aachen, Germany

Tagungsband: GeMiC 2014

Seiten: 4Sprache: EnglischTyp: PDF

Persönliche VDE-Mitglieder erhalten auf diesen Artikel 10% Rabatt

Autoren:
Thiel, Bjoern Thorsten; Negra, Renato (Mixed-Signal CMOS Circuits, UMIC Research Centre, RWTH Aachen University, 52056 Aachen, Germany)

Inhalt:
In this work the concept and implementation of a lowpass DeltaSigma based transmitter is presented. The conventional LPDeltaSigma approach is enhanced by increasing the number of phase signals which are modulated from two to four signals. On one hand this decreases the quantisation noise on the other hand the speed requirements for the upconversion increase respectively. An appropriate topology for this concept is sketched and an implementation with focus on the upconversion multiplexer is shown. The feasibility of the topology is verified by measurements on an FPGA and shows a noise reduction between 3 dB and 6 dB. Following this, the concrete implementation is examined with post layout simulations. Finally the implementation is fabricated in an 65 nm CMOS technology