Parasitics in Power Electronic Modules: How parasitic inductance influences switching and how it can be minimized

Konferenz: PCIM Europe 2015 - International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management
19.05.2015 - 20.05.2015 in Nürnberg, Deutschland

Tagungsband: PCIM Europe 2015

Seiten: 8Sprache: EnglischTyp: PDF

Persönliche VDE-Mitglieder erhalten auf diesen Artikel 10% Rabatt

Autoren:
Meisser, Michael; Schmenger, Max; Blank, Thomas (Institute for Data Processing and Electronics, Karlsruhe Institute of Technology (KIT), Karlsruhe, Germany)

Inhalt:
This paper covers a theoretical approach on understanding the impact of parasitic inductances in power modules. Simulations provide a fundamental insight into the influence of parasitic inductances on the maximum switching speed, i.e. the minimum voltage rise time. Based on this, strategies for parasitic inductance minimization are outlined. The concept of multilayer copper thick-film substrates is illustrated by a sample design.