Reducing dv/dt of Motor Inverters by Staggered-Edge Switching of Multiple Parallel SiC Half-Bridge Cells

Konferenz: PCIM Europe 2017 - International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management
16.05.2017 - 18.05.2017 in Nürnberg, Deutschland

Tagungsband: PCIM Europe 2017

Seiten: 8Sprache: EnglischTyp: PDF

Persönliche VDE-Mitglieder erhalten auf diesen Artikel 10% Rabatt

Autoren:
Fuchslueger, Thomas; Ertl, Hans (Technical University of Vienna, Austria)
Vogelsberger, Markus A. (Bombardier Transportation, Austria)

Inhalt:
A novel concept for reducing the output voltage dv/dt of PWM inverters (especially for traction motor applications) is proposed which however keeps high semiconductor switching speed resulting in low switching losses. Each phase of the intended converter is formed by a parallel arrangement of half-bridge legs which are PWM operated such that a small time-delay is given between the legs (time staggered switching). The output voltages of the legs subsequently are combined by an interphase transformer/inductor network/device to a total output voltage of staircase-type switching edge behavior which finally leads to a much lower dv/dt at the motor terminals despite high-speed semiconductor switching. The paper describes the basic principle and application variants, the dimensioning and the required current balancing. Finally, measurements taken from a laboratory testing setup are presented.